

**Table 5** Sub-module groups (cont'd)

| Chapter           | Sub-module                             | Group                                                    |
|-------------------|----------------------------------------|----------------------------------------------------------|
| Section 28.2<br>0 | Digital PLL (DPLL)                     | Dedicated                                                |
| Section 28.2      | Sensor Pattern Evaluation Module (SPE) | BLDC support                                             |
| Section 28.2<br>2 | Interrupt Concentrator Module (ICM)    | Interrupt services                                       |
| Section 28.2      | Output Compare Unit (CMP)              | Safety features (not part of the Infineon safety manual) |
| Section 28.2<br>4 | Monitoring Unit (MON)                  | Safety features (not part of the Infineon safety manual) |

#### 28.4 GTM Architecture

#### **28.4.1** Overview

As already mentioned in the Introduction the GTM forms a generic timer platform that serves different application domains and different classes within these application domains. Depending on these multiple requirements of application domains multiple device configurations with different number of sub-modules (i.e. ATOM, BRC, MCS, PSM, SPE, TIM, TOM, DTM) and different number of channel per sub-module (if applicable) are possible. The device dependent configuration (i.e. the number of sub-modules) is listed in the device specific appendix. The Parameter Storage Module (PSM) is only a virtual hierarchy and consists of the sub-module F2A, FIFO and AFD. The Cluster Dead Time Module (CDTM) is also a virtual hierarchy and consists of up to six DTM modules. It depends on the GTM device configuration which of the six DTM instances are available. Please refer to device specific appendix for list of available DTM instances. In general, the first four DTM modules inside a CDTM[n] hierarchy are connected to the outputs of the TOM instance [n] of the cluster [n], the other two DTM instances are connected to the outputs of the ATOM instance [n] of this cluster [n].

The cluster view of a GTM\_IP architecture is depicted in **Figure 6**. This is a generic figure which shows a possible GTM-IP device configuration.

The device dependent configuration (i.e. the count of sub-modules and channels per sub-module) is listed in the device specific appendix.





Figure 6 GTM Architecture Block Diagram

The GTM is divided in multiple clusters 0...n. A certain amount of modules exist in each cluster. The operating frequency of a cluster can be configured to OFF, aei\_sys\_clk or aei\_sys\_clk/2. The clock enable generation can be implemented internal to the GTM\_IP or external. In case of an external enable generation aei\_sys\_clk\_en is used to generate the internal clocks. In addition an enable watchdog is implemented to monitor the correctness of the external applied enable signals aei\_sys\_clk\_en.

The central component of the GTM is the Advanced Routing Unit (ARU) where most of the sub-modules are located around and connected to. This ARU forms together with the Broadcast (BRC) and the Parameter Storage Module (PSM) the infrastructure part of the GTM. The ARU is able to route data from a connected source sub-module to a connected destination sub-module. The routing is done in a deterministic manner with a round-robin scheduling scheme of connected channels which receive data from ARU and with a worst case round-trip time.

The routed data word size of the ARU is 53 bit. The data word can logically be split into three parts. These parts are shown in **Figure 7**. Bits 0 to 23 and bits 24 to 47 typically hold data for the operation registers of the GTM. This can be, for example, the duty cycle and period duration of a measured PWM input signal or the output characteristic of an output PWM to be generated. Another possible content of Data0 and Data1 can be two 24 bit values of the GTM time bases TBU\_TS0, TBU\_TS1 and TBU\_TS2. Bits 48 to 52 can contain control bits to send control information from one sub-module to another. These ARU Control Bits (ACB) can have a different meaning for different sub-modules. It is also possible to route data from a source to a destination and the destination can act later on as source for another destination. These routes through the GTM are further on called *data streams*. For a detailed description of the ARU sub-module please refer to the ARU chapter.





Figure 7 ARU Data Word Description

The BRC is able to distribute data from one source module to more than one destination modules connected to the ARU. The PSM sub-module consists of three sub-units, the AEI-to-FIFO Data Interface (AFD), FIFO-to-ARU Interface (F2A) and the FIFO itself. The PSM can serve as a data storage for incoming data characteristics or as parameter storage for outgoing data. This data is stored in a RAM that is logically located inside the FIFO sub-unit, but physically the RAM is implemented and integrated by the silicon vendor with his RAM implementation technology. Therefore, the GTM provides the interface to the RAM at its module boundary. The AFD sub-unit is the interface between the FIFO and the GTM SoC system bus interface AEI (see **Section 28.4.2.1** for detailed discussion). The F2A sub-unit is the interface between the FIFO sub-unit and the ARU.

Signals are transferred into the GTM at the Timer Input Modules (TIM). These modules are able to filter the input signals and annotate additional information. Each channel is for example able to measure pulse high or low times and the period of a PWM signal in parallel and route the values to ARU for further processing. The internal operation registers of the TIM sub-module are 24 bits wide.

The Clock Management Unit (CMU) serves up to 13 different clocks for the GTM and up to three external clock pins *GTM\_ECLKO...2*. It acts as a clock divider for the system clock. The counters implemented inside other submodules are typically driven from this sub-module. Please note, that the CMU clocks are implemented as enable signals for the counters while the whole system runs with the GTM global clock *SYS\_CLK*.<sup>1)</sup> This global clock typically corresponds to the micro controller bus clock the GTM-IP is connected to and should not exceed 100MHz because of the power dissipation of the used transistors where the GTM is implemented with.

The TBU provides up to three independent common time bases for the GTM. In general, the number of time bases depends on the implemented device. If three time bases are implemented, two of these time bases can also be clocked with the digital PLL (DPLL) <code>sub\_inc1c</code> and <code>sub\_inc2c</code> outputs. The DPLL generates the higher frequent clock signals <code>sub\_inc1</code>, <code>sub\_inc2</code>, <code>sub\_inc1c</code> and <code>sub\_inc2c</code> on behalf of the frequencies of up to two input signals. These two input signals can be selected out of <code>sixincoming</code> signals from the TIMO sub-module. In this sub-module the incoming signals are filtered and transferred to the MAP sub-module where two of these six signals are selected for further processing inside the DPLL.

Signal outputs are generated with the Dead Time Module (DTM), Timer Output Modules (TOM) and the ARU-connected TOMs (ATOM). Each TOM channel is able to generate a PWM signal at its output. Because of the integrated shadow register even the generation of complex PWM outputs is possible with the TOM channels by serving the parameters with the CPU. It is possible to trigger TOM channels for a successor TOM sub-module through a trigger line between TOM(x)\_CH(15) and TOM(x+1)\_CH(0). But to avoid long trigger paths the GTM integrator can configure after which TOM sub-module instance a register is placed into the trigger signal chain. Each register results in one SYS\_CLK cycle delay of the trigger signal. Please refer to device specification of silicon vendor for unregistered trigger chain length.

In addition, each TOM sub-module can integrate functions to drive one BLDC engine. This BLDC support is established together with the TIM and Sensor Pattern Evaluation (SPE) sub-module.

The ATOMs offer the additional functionality to generate complex output signals without CPU interaction by serving these complex waveform characteristics by other sub-modules that are connected to the ARU like the PSM or Multi Channel Sequencer (MCS). While the internal operation and shadow registers of the TOM channels

<sup>1)</sup> SYS\_CLK =  $f_{GTM}$  clock provided by the GTM wrapper.  $f_{GTM}$  max value is  $2xf_{SPB} = 200$ MHz



are 16 bit wide, the operation and shadow registers of the ATOM channels are 24 bit wide to have a higher resolution and to have the opportunity to compare against time base values coming from the TBU.

It is possible to trigger ATOM channels for a successor ATOM sub-module through a trigger line between ATOM(x)\_CH(7) and ATOM(x+1)\_CH(0). But to avoid long trigger paths the GTM integrator can configure after which ATOM sub-module instance a register is placed into the trigger signal chain. Each register results in one SYS\_CLK cycle delay of the trigger signal. Please refer to device specification of silicon vendor for unregistered trigger chain length.

Together with the MCS the ATOM is able to generate an arbitrary predefined output sequence at the GTM output pins. The output sequence is defined by instructions located in RAM connected to the MCS sub-module. The instructions define the points were an output signal should change or to react on other signal inputs. The output points can be one or two time stamps (or even angle stamp in case of an engine management system) provided by the TBU. Since the MCS is able to read data from the ARU it is also able to operate on incoming data routed from the TIM. Additionally, the MCS can process data that is located in its connected RAMs. The MCS RAM is located logically inside the MCS while the silicon vendor has to implement its own RAM technology there.

The two modules Compare Module (CMP) and Monitor Module (MON) implement safety related features. The CMP compares two output channels of the DTM and sends the result to the MON sub-module were the error is signaled to the CPU. The MON module is also able to monitor the ARU and CMU activities.

In the described implementation the sub-modules of the GTM have a huge amount of different interrupt sources. These interrupt sources are grouped and concentrated by the Interrupt Concentrator Module (ICM) to form a much easier manageable bunch of interrupts that are visible outside of the GTM.

On the GTM top level there are some configurable signal connections from the signal output of the DTM modules to the input signals of the TIM modules.



Figure 8 GTM signal multiplex



The next diagram gives an overview of the connectivity for different configuration of GTM global bit **SRC\_IN\_MUX** of register **GTM\_CFG** and the cluster configuration register **CCM[y]\_TIM\_AUX\_IN\_SRC**. The source selection is defined per channel with the bit **SRC\_CH[x]** and **SEL\_OUT\_N\_CH[x]** in the register **CCM[y]\_TIM\_AUX\_IN\_SRC**.



Figure 9 TIM auxiliary input multiplexing

The trigger out of TIM (i.e. the signals TIM[i]\_EXT\_CAPTURE(7:0) of each TIM instance i) are routed to ATOM instance [i] and TOM instance [i] with i=0...cITIM-1 (cITIM defines the number of available TIM instances, please refer to device specific device specific appendix). This TIM trigger can be used to trigger inside the ATOM or TOM instance either a channel or the global control register of AGC or TGCO/TGC1 unit.





Figure 10 TIM external capture forwarding to TOM and ATOM

The trigger out of TIM (i.e. the signals TIM[i]\_EXT\_CAPTURE(7:0) of each TIM instance i) are additionally routed to the MCS instance [i]. This trigger forwarding can be enabled by register CCM[i]\_EXT\_CAP\_EN.



Figure 11 TIM to MCS signal forwarding



#### 28.4.2 GTM Interfaces

In general the GTM can be divided into four interface groups. Two interface groups represent the ports of the GTM where incoming signals are assembled and outgoing signals are created. These interfaces are therefore connected to the GTM input sub-module TIM and to the GTM output sub-modules DTM.

Another interface is the bus interface where the GTM can be connected to the SoC system bus. This generic bus interface is described in more detail in **Section 28.4.2.1**. The last interface is the interrupt controller interface. The GTM provides several interrupt lines coming from the various sub-modules. These interrupt lines are concentrated inside the ICM and have to be adapted to the dedicated micro controller environment where each interrupt handling can look different. The interrupt concept is described in more detail in **Section 28.4.5**.

## 28.4.2.1 GTM Generic Bus Interface (AEI)

The GTM is equipped with a generic bus interface that can be widely adapted to different SoC bus systems. This generic bus interface is called AE-Interface (AEI). The adaptation of the AEI to SoC buses is typically done with a bridge module translating the AEI signals to the SoC bus signals of the silicon vendor. The AEI bus signals are depicted in the following table:

Table 6 AEI bus signals

| Signal name | I/O | Description              | Bit width |
|-------------|-----|--------------------------|-----------|
| AEI_SEL     | I   | GTM select line          | 1         |
| AEI_ADDR    | I   | GTM address              | 32        |
| AEI_PIPE    | I   | AEI Address phase signal | 1         |
| AEI_W1R0    | I   | Read/Write access        | 1         |
| AEI_WDATA   | I   | Write data bus           | 32        |
| AEI_RDATA   | 0   | Read data bus            | 32        |
| AEI_READY   | 0   | Data ready signal        | 1         |
| AEI_STATUS  | 0   | AEI Access status        | 2         |

The AEI Status Signal may drive one of the following values:

Table 7 AEI Status Signal

| AEI_STATUS | Description             |
|------------|-------------------------|
| 0b00       | No Error                |
| 0b01       | Illegal Byte Addressing |
| 0b10       | Illegal Address Access  |
| 0b11       | Unsupported Address     |

The signal value 0b00 is returned if no error occurred during AEI access.

The signal value 0b01 is returned if the bus address is not an integer multiple of 4 (byte addressing).

The signal value 0b11 is returned if the address is not handled in the GTM.

The signal value 0b10 is returned if the written register is a protected register (e.g. protected by bit RF\_PROT) or if the register is temporarily not writable because of sub-module internal state or the clock of the relevant cluster is disabled.

In case of an illegal write access signaled by status 0b10 the register will not be modified.

Reading registers will never return status 0b10.



Note:

Exception for register CMU\_CLK\_CTRL. In case of write access signalled by aei\_status 0b10 the register will be modified each completely disabled bit.

The detailed list of register addresses with return status 0b10 can be found in the appendix.

#### 28.4.2.2 GTM Multi-master and multitasking support

To support multi-master and multi-task access to the registers of the GTM a dedicated write-access scheme is used for critical control bits inside the IP that need such a mechanism. This can be for example a shared register where more than one channel can be controlled globally by one register write access. Such register bits are implemented inside the GTM with a double bit mechanism, where the writing of 0b00 and 0b11 has no effect on the register bit and where 0b01 sets the bit and 0b10 resets the bit. If the CPU wants to read the status of the bit it always gets a 0b00 if the bit is reset and it gets an 0b11 if the bit is set.

#### 28.4.3 ARU Routing Concept

One central concept of the GTM is the routing mechanism of the ARU sub-module for data streams. Each data word transferred between the ARU and its connected sub-module is 53 bit wide. It is important to understand this concept in order to use the resources of the GTM effectively. Each module that is connected to the ARU may provide an arbitrary number of ARU write channels and an arbitrary number of ARU read channels. In the following, the ARU write channels are named data sources and the ARU read channels are named data destinations.

The concept of the ARU intends to provide a flexible and resource efficient way for connecting any data source to an arbitrary data destination. In order to save resource costs, the ARU does not implement a switch matrix, but it implements a data router with serialized connectivity providing the same interconnection flexibility. **Figure 12** shows the ARU data routing principle. Data sources are marked with a green rectangle and the data destinations are marked with yellow rectangles. The dashed lines in the ARU depict the configurable connections between data sources and data destinations. A connection between a data source and a data destination is also called a data stream.





Figure 12 Principle of data routing using ARU

The configuration of the data streams is realized according to the following manner: Each data source has its fixed and unique source address: The ARU read ID. The fixed address of each data source is pointed out by the numbers in the green boxes of **Figure 12**. The address definitions of all available data sources in the GTM can be obtained from the product specific appendix. The connection from a specific data source to a specific data destination is defined by configuring the corresponding address of a data source (i.e. the ARU read ID) in the desired data destination. The configured address of each data destination is pointed out by the numbers in the yellow boxes of **Figure 12**.

Normally, the destination is idle and waits for data from the source. If the source offers new data, the destination does a destructive read, processes the data and goes idle again. The same data is never read twice.

There is one sub-module for which this destructive read access does not hold. This is the BRC sub-module configured in Maximum Throughput Mode (MTM). For a detailed description of this module please refer to chapter "Broadcast Module (BRC)".

The functionality of the ARU is as follows: The ARU sequentially polls the data destinations of the connected modules in a round-robin order. If a data destination requests new data from its configured data source and the data source has data available, the ARU delivers the data to the destination and it informs both, the data source and destination that the data is transferred. The data source marks the delivered ARU data as invalid which means that the destination consumed the data.

It should be noted that each data source should only be connected to a single data destination. This is because the destinations consume the data. If two destinations would reference the same source one destination would consume the data before the other destination could consume it. Since the data transfers are blocking, the second destination would block until it receives new data from the source. If a data source should be connected



to more than one data destination the sub-module Broadcast (BRC) has to be used. On the other hand, the transfer from a data source to the ARU is also blocking, which means that the source channel can only provide new data to the ARU when an old data word is consumed by a destination. In order to speed up the process of data transfers, the ARU handles two different data destinations in parallel.

Following table gives an overview about the number of data destinations and data sources of each GTM instance type.

 Table 8
 ARU source and destination address count per instance

| Sub-module | Number of data sources per instance | Number of data destinations per instance |  |  |  |
|------------|-------------------------------------|------------------------------------------|--|--|--|
| ARU        | 1                                   | 0                                        |  |  |  |
| DPLL       | 24                                  | 24                                       |  |  |  |
| TIM        | 8                                   | 0                                        |  |  |  |
| MCS        | 24                                  | 8                                        |  |  |  |
| BRC        | 22                                  | 12                                       |  |  |  |
| ТОМ        | 0                                   | 0                                        |  |  |  |
| ATOM       | 8                                   | 8                                        |  |  |  |
| DTM        | 0                                   | 0                                        |  |  |  |
| PSM        | 8                                   | 8                                        |  |  |  |
| ICM        | 0                                   | 0                                        |  |  |  |
| СМР        | 0                                   | 0                                        |  |  |  |
| MON        | 0                                   | 0                                        |  |  |  |
| ССМ        | 0                                   | 0                                        |  |  |  |

## 28.4.3.1 ARU Round Trip Time

The ARU uses a round-robin arbitration scheme with a fixed round trip time for all connected data destinations. This means that the time between two adjacent read requests resulting from a data destination channel always takes the round trip time, independently if the read request succeeds or fails.

#### 28.4.3.2 ARU Blocking Mechanism

Another important concept of the ARU is its blocking mechanism that is implemented for transferring data from a data source to a data destination. This mechanism is used by ARU connected sub-modules to synchronize the sub-modules to the routed data streams. **Figure 13** explains the blocking mechanism.



Figure 13 Graphical representation of ARU blocking mechanism



If a data destination requests data from a data source over the ARU but the data source does not have any data yet, it has to wait until the data source provides new data. In this case the sub-module that owns the data destination may perform other tasks. When a data source produces new data faster than a data destination can consume the data the source raises an error interrupt and signals that the data could not be delivered in time. The new data is marked as valid for further transfers and the old data is overwritten.

In any case the round trip time for the ARU has a fixed reset value for a specific device configuration. The end value of the round-trip counter can be changed with a configuration register **ARU\_CADDR\_END** inside the ARU. For more details see the ARU specific chapter.

It is possible to reset the ARU round-trip counter **ARU\_CADDR** manually synchronous to CMU clock enable from configuration register inside CMU module. Please refer to CMU specific chapter for more details.

One exception is the BRC sub-module when configured in Maximal Throughput Mode. Please refer to Broadcast Module chapter for a detailed description.

#### 28.4.4 GTM Clock and Time Base Management (CTBM)

Inside the GTM several sub-units are involved in the clock and time base management of the whole GTM. **Section 28.4.4.1** shows the connections and sub blocks involved in these tasks. The sub blocks involved are called Clock and Time Base Management (CTBM) modules further on.



#### 28.4.4.1 GTM Clock and time base management architecture



Figure 14 CTBM architecture

One important module of the CTBM is the Clock Management Unit (CMU) which generates up to 14 clocks for the sub-modules of the GTM and up to three GTM external clocks  $CMU\_ECLK[z]$  (z: 0...2). For a detailed description of the CMU functionality and clocks please refer to Clock Management Unit chapter.

The five (5) CMU\_FXCLK[y] (y: 0...4) clocks are used by the TOM sub-module for PWM generation.

A maximum of nine (9)  $CMU\_CLK[x]$  (x: 0...8) clocks are used by other sub-modules of the GTM for signal generation.



Inside the Time Base Unit (TBU) one of *CMU\_CLK[x]* (x: 0...7) clocks is used per channel to generate a common time base for the GTM. Besides the *CMU\_CLK[x]* signals, the TBU can use the compensated *SUB\_INC[i]c* (i: 1,2) signals coming from the DPLL sub-module for time base generation. This time base then typically represents an angle clock for an engine management system. For the meaning of compensated (*SUB\_INC[i]c*) and uncompensated (*SUB\_INC[i]*) DPLL signals please refer to the DPLL chapter. The *SUB\_INC[i]c* signals in combination with the two direction signal lines *DIR[i]* the TBU time base can be controlled to run forwards or backwards. The TBU functionality is described in chapter "Time Base Unit (TBU)".

The TBU sub-module generates the three time base signals *TBU\_TS0*, *TBU\_TS1* and *TBU\_TS2* which are widely used inside the GTM as common time bases for signal characterization and generation.

Besides the time base 1 and 2 which may represent a relative angle clock for an engine management system it is helpful to have an absolute angle clock for CPU/MCS internal angle algorithm calculations. This absolute angle clock is represented by the TBU base 3. The TBU channel 0 up to 2 are widely used inside the GTM as common time (channel 0, 1 and/or 2) or angle (channel 1 and/or 2) bases for signal characterization and generation. The TBU channel 3 is only configurable and readable by MCS0 or CPU.

As stated before, the DPLL sub-module provides the four clock signals SUB\_INC[i] and SUB\_INC[i]c which can be seen as a clock multiplier generated out of the two input signal vectors TRIGGER and STATE coming from the MAP sub-module. For a detailed description of the DPLL functionality please refer to chapter "Digital PLL Module (DPLL)".

The MAP sub-module is used to select the *TRIGGER* and *STATE* signals for the DPLL out of six input signals coming from TIM0 sub-module. Besides this, the MAP sub-module is able to generate a *TDIR* (TRIGGER Direction) and *SDIR* (STATE Direction) signal for the DPLL and TBU coming from the SPE0 and SPE1 signal lines. The direction signals are generated out of a defined input pattern. For a detailed description of the MAP sub-module please refer to chapter "TIM0 Input Mapping Module (MAP)".

#### 28.4.4.2 Cyclic Event Compare

With the time base module (TBU) the GTM provides three counters, where the counter of TBU\_CH0 represents a time and the counter TBU\_CH1 and TBU\_CH2 may represent a time (if clock source is CMU\_CLK generated inside CMU) or an angle (if clock source is a DPLL sub\_inc signal provided via CMU).

From application point of view it is necessary to divide the cyclic event counter representing time or angle into two parts, the past and the future. The border of past/future is a moving border depending on current time or angle value. The cyclic event counting and the moving border of past/future is depicted in the figure below.





Figure 15 Cyclic event counter representing time or angle

Inside different submodules of GTM a grater-equal compare (in case of up-counting) or a less-equal compare (in case of down-counting) against a TBU base value (representing time or angle) always means that it is checked if the reference value is in relation to the current TBU value in the future or in the past.

#### 28.4.5 GTM Interrupt Concept

The sub-modules of the GTM can generate thousands of interrupts on behalf of internal events. This high amount of interrupts is combined inside the Interrupt Concentrator Module (ICM) into interrupt groups. In these interrupt groups the GTM sub-module interrupt signals are bundled to a smaller set of interrupts. From these interrupt sets, a smaller amount of interrupt signals is created and signaled outside of the GTM as a signal GTM\_<MOD>\_IRQ, where <MOD> identifies the name of the corresponding GTM sub-module.

Moreover, each output signal *GTM\_<MOD>\_IRQ* has a corresponding input signal *GTM\_<MOD>\_IRQ\_CLR* that can be used for clearing the interrupts. These input signals can be used by the surrounding micro controller system as:

- acknowledge signal from a DMA controller
- validation signal from ADC
- clear signal from a GTM-external interrupt controller to do an atomic clear while entering an ISR routine

The controlling of the individual interrupts is done inside the sub-modules. If a sub-module consists of several sub-module channels that are most likely to work independent from each other (like TIM, PSM, MCS, TOM, and ATOM), each sub-module channel has its own interrupt control and status register set, named as interrupt set in the following. Other sub-modules (SPE, ARU, DPLL, BRC, CMP and global GTM functionality) have a common interrupt set for the whole sub-module.

The interrupt set consists of four registers: The IRQ\_EN register, the IRQ\_NOTIFY register, the IRQ\_FORCINT register, and the IRQ\_MODE register. While the registers IRQ\_EN, IRQ\_NOTIFY, and IRQ\_FORCINT signalize the status and allow controlling of each individual interrupt source within an interrupt set, the register IRQ\_MODE configures the interrupt mode that is applied to all interrupts that belong to the same interrupt set.

In order to support a wide variety of micro controller architectures and interrupt systems with different interrupt signal output characteristics and internal interrupt handling the following four modes can be configured:

Level mode,



- · Pulse mode,
- · Pulse-Notify mode,
- Single-Pulse mode.

These interrupt modes are described in more details in the following subsections.

The register **IRQ\_EN** allows the enabling and disabling of an individual interrupt within an interrupt set. Independent of the configured mode, only enabled interrupts can signalize an interrupts on its signal *GTM\_<MOD>\_IRQ*.

The register **IRQ\_NOTIFY** collects the occurrence of interrupt events. The behavior for setting a bit in this register depends on the configured mode and thus it is described later on in the mode descriptions.

Independent of the configured mode any write access with value '1' to a bit in the register **IRQ\_NOTIFY** always clears the corresponding **IRQ\_NOTIFY** bit.

Moreover, the enabling of a disabled interrupt source with a write access to the register **IRQ\_EN** also clears the corresponding bit in the **IRQ\_NOTIFY** register but only if the error interrupt source **EIRQ\_EN** is disabled. However, if the enabling of a disabled interrupt is simultaneous to an incoming interrupt event, the interrupt event is dominant and the register **IRQ\_NOTIFY** is not cleared.

Additionally, each write access to the register **IRQ\_MODE**, clears all bits in the **IRQ\_NOTIFY** register. It should be notified that the clearing of **IRQ\_NOTIFY** is applied independently of the written data (e.g. no mode change).

Thus, a secure way for reconfiguring the interrupt mode of an interrupt set, is to disable all interrupts of the interrupt set with the register **IRQ\_EN**, define the new interrupt mode by writing register **IRQ\_MODE**, followed by enabling the desired interrupts with the register **IRQ\_EN**.

Thus, a secure way for reconfiguring the interrupt mode of an error interrupt set, is to disable all error interrupts of the error interrupt set with the register **EIRQ\_EN**, define the new interrupt mode by writing register **IRQ\_MODE**, followed by enabling the desired error interrupts with the register **EIRQ\_EN**.

The register **IRQ\_FORCINT** is used by software for triggering individual interrupts with a write access with value '1'. Since a write access to **IRQ\_FORCINT** only generates a single pulse, **IRQ\_FORCINT** is not implemented as a true register and thus any read access to **IRQ\_FORCINT** always results with a value of '0'.

The mechanism for triggering interrupts with **IRQ\_FORCINT** is globally disabled after reset. It has to be explicitly enabled by clearing the bit **RF\_PROT** in the register **GTM\_CTRL** (see **Chapter 28.4.9.3**)

For the modules AEI-bridge, BRC, FIFO, TIM, MCS, DPLL, SPE and CMP each interrupt may configured to raise instead of the normal interrupt an error interrupt if enabled by the corresponding error interrupt enable bit in register **EIRQ\_EN**.It is possible for one source to enable the normal interrupt and the error interrupt in parallel. Because both interrupt clear signals could reset the notify bit this is expected to cause problems in a system and therefore it is strongly recommended to not enable both interrupt types at the same point in time.

Similar to enabling an interrupt, the enabling of a disabled error interrupt source with a write access to the register **EIRQ\_EN** also clears the corresponding bit in the **IRQ\_NOTIFY** register only if the interrupt source **IRQ\_EN** is disabled. However, if the enabling of a disabled error interrupt is simultaneous to an incoming interrupt event, the interrupt event is dominant and the register **IRQ\_NOTIFY** is not cleared.

All enabled error interrupts are OR-combined inside the ICM and assigned to the dedicated GTM port  $gtm\_err\_irq$ . A corresponding input  $gtm\_err\_irq\_clr$  allows the reset of this error interrupt from outside the GTM (hardware clear).

To be able to detect the module source of the error interrupt the ICM provides the register ICM\_IRQG\_MEI.

The error interrupt causing channel can be determined for the module FIFO by evaluating the ICM register ICM\_IRQG\_CEIO.

The error interrupt causing channel can be determined for the modules TIM by evaluating the ICM register ICM\_IRQG\_CEI1...2.



The error interrupt causing channel can be determined for the modules MCS with all possible channel by evaluating the ICM register ICM\_IRQG\_MCS[i]\_CEI. In case of usage only the first 8 channels of each MCS the error interrupt causing channel can be determined by evaluating the ICM register ICM\_IRQG\_CEI3...4.

## 28.4.5.1 Level interrupt mode

The default interrupt mode is the Level Interrupt Mode. In this mode each occurred interrupt event is collected in the register **IRQ\_NOTIFY**, independent of the corresponding enable bit of register **IRQ\_EN** and **EIRQ\_EN**.

An interrupt event, which is defined as a pulse on the signal *Int\_out* of **Figure 16**, may be triggered by the interrupt source of the sub-module or by software performing a write access to the corresponding register **IRQ\_FORCINT**, with a disabled bit **RF\_PROT** in register **GTM\_CTRL**.



Figure 16 Level interrupt mode scheme

A collected interrupt bit in register **IRQ\_NOTIFY** may be cleared by a clear event, which is defined as a pulse on signal *Clear\_out* of **Figure 16**. A clear event can be performed by writing '1' to the corresponding bit in the register **IRQ\_NOTIFY** leading to a pulse on signals *SW\_clear*. A clear event may also result from an externally connected signal *GTM\_<MOD>\_IRQ\_CLR*, which is routed to the signal *HW\_clear* of **Figure 16**. However, the hardware clear mechanism is only possible, if the corresponding interrupt is enabled by register **IRQ\_EN**.

As **Table 9** shows, interrupt events are dominant in the case of a simultaneous interrupt event and clear event.

| Int_in | Clear_in | Int_out | Clear_out |
|--------|----------|---------|-----------|
| 0      | 0        | 0       | 0         |
| 0      | 1        | 0       | 1         |
| 1      | 0        | 1       | 0         |
| 1      | 1        | 1       | 0         |

As shown in **Figure 16** an occurred interrupt event is signaled as a constant signal level with value 1 to the signal *IRQ\_bit*, if the corresponding interrupt is enabled in register **IRQ\_EN**.

With exception of the sub-modules ARU and DPLL, the signal *IRQ\_bit* is OR-combined with the neighboring *IRQ\_bit* signals of the same interrupt set and they are routed as a signal *IRQ\_line* to the interrupt concentrator module (ICM). The interrupt signals *IRQ\_bit* of the sub-modules DPLL and ARU are routed directly as a signal *IRQ\_line* to the sub-module ICM. In some cases (sub-modules TOM and ATOM) the ICM may further OR-combine



several *IRQ\_line* signals to an outgoing interrupt signal *GTM\_<MOD>\_IRQ*. In the other cases the *IRQ\_line* signals are directly connected to the outgoing signals *GTM\_<MOD>\_IRQ*, within the sub-module ICM.

The signal *IRQ\_occurred* is connected in a similar way as the signal *IRQ\_line*, however this signal is used for monitoring the interrupt state of the register **IRQ\_NOTIFY** in the registers of the ICM.

The additional error interrupt enable mechanism for level interrupt is shown below.



Figure 17 Level interrupt scheme for modules AEI-bridge, BRC, FIFO, TIM, MCS, DPLL, SPE, CMP

A collected interrupt bit in register **IRQ\_NOTIFY** may be cleared by a clear event, which is defined as a pulse on signal *Clear\_out* of **Figure 17**. A clear event can be performed by writing '1' to the corresponding bit in the register **IRQ\_NOTIFY** leading to a pulse on signals *SW\_clear*. A clear event may also result from the externally connected signal  $gtm_{\sim}MOD>_{irq_clr}$  or  $gtm_{\sim}err_{irq_clr}$ , which is routed as an  $HW_{\sim}clear$  to  $Clear_{\sim}in$  of **Figure 17**. However, the hardware clear mechanism is only possible, if the corresponding interrupt or error interrupt is enabled by register **IRQ\_EN** or **EIRQ\_EN**.

As it can be seen from the **Figure 17** an occurred interrupt event is signaled as a constant signal level with value 1 to the signal *IRQ\_bit*, if the corresponding interrupt is enabled in register **IRQ\_EN**.

#### 28.4.5.2 Pulse interrupt mode

The Pulse interrupt mode behavior can be observed from Figure 18.





Figure 18 Pulse interrupt mode scheme

In Pulse Interrupt Mode each Interrupt Event will generate a pulse on the IRQ\_bit signal if IRQ\_EN is enabled.

As it can be seen from the figure, the interrupt bit in **IRQ\_NOTIFY** register is always cleared if **IRQ\_EN** is enabled.

However, if an interrupt is disabled in the register **IRQ\_EN**, an occurred interrupt event is captured in the register **IRQ\_NOTIFY**, in order to allow polling for disabled interrupts by software.

Disabled interrupts may be cleared by an interrupt clear event.

In Pulse interrupt mode, the signal IRQ\_occurred is always 0.

The additional error interrupt enable mechanism for pulse interrupt is shown below.



Figure 19 Pulse interrupt scheme for modules AEI-bridge, BRC, FIFO, TIM, MCS, DPLL, SPE, CMP

In Pulse Interrupt Mode each Interrupt Event will generate a pulse on the EIRQ\_bit signal if EIRQ\_EN is enabled.



As it can be seen from the figure, the interrupt bit in **IRQ\_NOTIFY** register is always cleared if **EIRQ\_EN** or **IRQ\_EN** are enabled.

However, if an error interrupt is disabled in the register **EIRQ\_EN**, an occurred error interrupt event is captured in the register **IRQ\_NOTIFY**, in order to allow polling for disabled error interrupts by software.

Disabled error interrupts may be cleared by an error interrupt clear event.

In Pulse interrupt mode, the signal EIRQ\_occurred is always 0.

## 28.4.5.3 Pulse-notify interrupt mode

In Pulse-notify Interrupt mode, all interrupt events are captured in the register **IRQ\_NOTIFY**. If an interrupt is enabled by the register **IRQ\_EN**, each interrupt event will also generate a pulse on the *IRQ\_bit* signal. The signal *IRQ\_occurred* will be high if interrupt is enabled in register **IRQ\_EN** and the corresponding bit of register **IRQ\_NOTIFY** is set. The Pulse-notify interrupt mode is shown in **Figure 20**.



Figure 20 Pulse-notify interrupt mode scheme

The additional error interrupt enable mechanism for pulse-notify interrupt is shown below



Figure 21 Pulse-notify interrupt scheme for modules AEI-bridge, BRC, FIFO, TIM, MCS, DPLL, SPE, CMP



In Pulse-notify Interrupt mode, all error interrupt events are captured in the register **IRQ\_NOTIFY**. If an error interrupt is enabled by the register **EIRQ\_EN**, each error interrupt event will also generate a pulse on the *EIRQ\_bit* signal. The signal *EIRQ\_occurred* will be high if error interrupt is enabled in register **EIRQ\_EN** and the corresponding bit of register **IRQ\_NOTIFY** is set. The Pulse-notify interrupt mode for error interrupts is shown in **Figure 21**.

#### 28.4.5.4 Single-pulse interrupt mode

In Single-pulse Interrupt Mode, an interrupt event is always captured in the register **IRQ\_NOTIFY**, independent of the state of **IRQ\_EN**. However, only the first interrupt event of an enabled interrupt within a common interrupt set is forwarded to signal *IRQ\_line*. Additional interrupt events of the same interrupt set cannot generate pulses on the signal *IRQ\_line*, until the corresponding bits in register **IRQ\_NOTIFY** of enabled interrupts are cleared by a clear event. The *IRQ\_occurred* signal line will be high, if the **IRQ\_EN** and the **IRQ\_NOTIFY** register bits are set. The Single-pulse interrupt mode is shown in **Figure 22**.

The only exceptions are the modules ARU and DPLL. In these modules the *IRQ\_occurred* bit of each interrupt is directly connected (without OR-conjunction of neighboring *IRQ\_occurred* bits) to the inverter for suppressing further interrupt pulses.



Figure 22 Single-pulse interrupt mode scheme

To avoid unexpected IRQ behavior in the single pulse mode, all desired interrupt sources should be enabled by a single write access to **IRQ\_EN** and the notification bits should be cleared by a single write access to the register **IRQ\_NOTIFY**.

The additional error interrupt enable mechanism for single-pulse interrupt is shown below.





Figure 23 Single-pulse interrupt scheme for modules AEI-bridge, BRC, FIFO, TIM, MCS, DPLL, SPE, CMP

In Single-pulse Interrupt Mode, an error interrupt event is always captured in the register **IRQ\_NOTIFY**, independent of the state of **EIRQ\_EN**. However, only the first error interrupt event of an enabled error interrupt within a common error interrupt set is forwarded to signal *EIRQ\_line*. Additional error interrupt events of the same error interrupt set cannot generate pulses on the signal *EIRQ\_line*, until the corresponding bits in register **IRQ\_NOTIFY** of enabled error interrupts are cleared by a clear event. The *EIRQ\_occurred* signal line will be high, if the **EIRQ\_EN** and the **IRQ\_NOTIFY** register bits are set. The Single-pulse interrupt mode for error interrupts is shown in **Figure 23**.

To avoid unexpected EIRQ behavior in the single pulse mode, all desired error interrupt sources should be enabled by a single write access to **EIRQ\_EN** and the notification bits should be cleared by a single write access to the register **IRQ\_NOTIFY**.

The only exceptions are the modules ARU and DPLL. In these modules the *EIRQ\_occurred* bit of each error interrupt is directly connected (without OR-conjunction of neighboring *EIRQ\_occurred* bits) to the inverter for suppressing further error interrupt pulses.

#### 28.4.5.5 GTM Interrupt concentration method

Because of the grouping of interrupts inside the ICM, it can be necessary for the software to access the ICM submodule first to determine the interrupt set that is responsible for an interrupt. A second access to the responsible register **IRQ\_NOTIFY** is then necessary to identify the interrupt source, serve it and to reset the interrupt flag in register **IRQ\_NOTIFY** afterwards. The interrupt flags are never reset by an access to the ICM. For a detailed description of the ICM sub-module please refer to chapter "Interrupt Concentrator Module (ICM)".

#### 28.4.6 GTM Software Debugger Support

For software debugger support the GTM comes with several features. E.g. status register bits must not be altered by a read access from a software debugger. To avoid this behavior to reset a status register bit by software, the CPU has to write a '1' explicitly to the register bit to reset its content.

**Table 10** describes the behavior of some GTM registers with special functionality on behalf of read accesses from the AEI bus interface.



Table 10 Register behavior in case of Software Debugger accesses

| Module | Register             | Description                                                                                                             |
|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------|
| AFD    | AFD[i]_CH[x]_BUFFACC | The FIFO read access pointers are not altered on behalf of a Debugger read access to this register.                     |
| TIM    | TIM[i]_CH[x]_GPR0/1  | The overflow bit is not altered in case of a Debugger read access to this registers.                                    |
| ATOM   | ATOM[i]_CH[x]_SR0/1  | In SOMC mode a read access to this register by the Debugger does not release the channel for a new compare/match event. |

Further on, some important states inside the GTM sub-module have to be signaled to the outside world, when reached and should for example trigger the software debugger to stop program execution. For this internal state signaling please refer to the GTM module integration guide.

The GTM provides an external signal *gtm\_halt*, which disables clock signal *SYS\_CLK* for debugging purposes. If *SYS\_CLK* is disabled, a connected debugger can read any GTM related register and the GTM internal RAMs using AEI. Moreover, the debugger can also perform write accesses to the internal RAMs and to all GTM related registers in order to enable advanced debugging features (e.g. modifications of register contents in single step mode).

#### 28.4.7 GTM Programming conventions

To serve different application domains the GTM is a highly configurable module with many configuration modes. In principle the sub-modules of the GTM are intended to be configured at system startup to fulfill certain functionality for the application domain the micro controller runs in.

For example, a TIM input channel can be used to monitor an application specific external signal, and this signal has to be filtered. Therefore, the configuration of the TIM channel filter mode will be specific to the external signal characteristic. While it can be necessary to adapt the filter thresholds during runtime an adaptation of the filter mode during runtime is not reasonable. Thus, the change of the filter mode during runtime can lead to an unexpected behavior.

In general, the programmer has to be careful when reprogramming configuration registers of the GTM sub-modules during runtime. It is recommended to disable the channels before reconfiguration takes place to avoid unexpected behavior of the GTM.

## 28.4.8 GTM TOP-Level Configuration Register Overview

Table 11 GTM TOP-Level Configuration Register Overview

| Description                                | see                                                                                                                                                                                                                              |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | Page                                                                                                                                                                                                                             |
| GTM Version control register               | 30                                                                                                                                                                                                                               |
| GTM Global reset register                  | 31                                                                                                                                                                                                                               |
| GTM Global control register                | 31                                                                                                                                                                                                                               |
| GTM AEI Timeout exception address register | 32                                                                                                                                                                                                                               |
| GTM AEI Non zero status register           | 33                                                                                                                                                                                                                               |
| GTM Interrupt notification register        | 34                                                                                                                                                                                                                               |
| GTM Interrupt enable register              | 36                                                                                                                                                                                                                               |
| GTM Error interrupt enable register        | 44                                                                                                                                                                                                                               |
|                                            | GTM Version control register GTM Global reset register GTM Global control register GTM AEI Timeout exception address register GTM AEI Non zero status register GTM Interrupt notification register GTM Interrupt enable register |

## **AURIX™ TC3xx**



## **Generic Timer Module (GTM)**

## **Table 11 GTM TOP-Level Configuration Register Overview** (cont'd)

| Register name   | Description                                | see<br>Page |
|-----------------|--------------------------------------------|-------------|
|                 |                                            | rage        |
| GTM_IRQ_FORCINT | GTM Software interrupt generation register | 37          |
| GTM_IRQ_MODE    | GTM top level interrupts mode selection    | 39          |
| GTM_BRIDGE_MODE | GTM AEI bridge mode register               | 39          |
| GTM_BRIDGE_PTR1 | GTM AEI bridge pointer 1 register          | 41          |
| GTM_BRIDGE_PTR2 | GTM AEI bridge pointer 2 register          | 42          |
| GTM_MCS_AEM_DIS | GTM MCS master port disable register       | 43          |
| GTM_CLS_CLK_CFG | GTM Cluster Clock Configuration            | 45          |
| GTM_CFG         | GTM Configuration register                 | 46          |



#### 28.4.9 GTM TOP-Level Configuration Registers Description

#### 28.4.9.1 Register GTM\_REV

Please keep in mind, that the actual Revision number is the reset value. This reset value is dependent on the delivery done by Bosch AE for the actual device. In case of Infineon's decision to change via metal fix for a different version, the reset value contains the initial version.

#### **GTM Version Control Register**

Note: The numbers are encoded in BCD. Values "A" - "F" are characters.

#### **REV** $(000000_{H})$ **GTM Version Control Register** Application Reset Value: 3153 15B6<sub>H</sub> 31 29 26 25 24 23 22 18 17 16 **DEV\_CODE2** DEV\_CODE1 **DEV\_CODE0 MAJOR** 15 13 12 10 9 11 **STEP MINOR** NO

| Field     | Bits  | Туре | Description                                                             |
|-----------|-------|------|-------------------------------------------------------------------------|
| STEP      | 7:0   | r    | Release step GTM Release step                                           |
| NO        | 11:8  | r    | <b>Delivery number</b> Define delivery number of GTM specification.     |
| MINOR     | 15:12 | r    | Minor version number  Define minor version number of GTM specification. |
| MAJOR     | 19:16 | r    | Major version number  Define major version number of GTM specification. |
| DEV_CODE0 | 23:20 | r    | Device encoding digit 0 Device encoding digit 0.                        |
| DEV_CODE1 | 27:24 | r    | <b>Device encoding digit 1</b> Device encoding digit 1.                 |
| DEV_CODE2 | 31:28 | r    | Device encoding digit 2 Device encoding digit 2.                        |



## 28.4.9.2 Register GTM\_RST

## **GTM Global Reset Register**

#### **RST**

| GTM G | GTM Global Reset Register |    |     |                               |    |    | (00000 | 04 <sub>H</sub> ) |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub>                              |
|-------|---------------------------|----|-----|-------------------------------|----|----|--------|-------------------|----|----|---------|--------|---------|---------|------------------------------------------------|
| 31    | 30                        | 29 | 28  | 27                            | 26 | 25 | 24     | 23                | 22 | 21 | 20      | 19     | 18      | 17      | 16                                             |
|       |                           | 0  | 1   | BRIDG<br>E_MO<br>DE_W<br>RDIS |    |    | 1      | 1                 | 1  | 0  |         | 1      | 1       | 1       |                                                |
|       |                           | r  | •   | rw                            |    |    |        |                   |    | r  |         |        |         |         | <u>.                                      </u> |
| 15    | 14                        | 13 | 12  | 11                            | 10 | 9  | 8      | 7                 | 6  | 5  | 4       | 3      | 2       | 1       | 0                                              |
|       | 1                         | ı  | I i | 1 1                           |    | ı  | 0      | 1                 | ı  | ı  | ı       | 1      | 1       | ı       | 0                                              |
| 1     |                           | •  |     |                               |    |    | r      |                   | •  |    |         |        |         | •       | r                                              |

| Field                 | Bits                 | Туре | Description                                                                                                                                          |
|-----------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRIDGE_MOD<br>E_WRDIS | 27                   | rw   | GTM_BRIDGE_MODE write disable This bit is write protected by bit RF_PROT                                                                             |
|                       |                      |      | <ul><li>0<sub>B</sub> Writing of GTM_BRIDGE_MODE register is enabled</li><li>1<sub>B</sub> Writing of GTM_BRIDGE_MODE register is disabled</li></ul> |
| 0                     | 0,<br>26:1,<br>31:28 | r    | Reserved Read as zero, shall be written as zero.                                                                                                     |

## 28.4.9.3 Register GTM\_CTRL

## **GTM Global Control Register**

#### **CTRL**

| GTM Global Control Register |          |        |               |    |    |    | (000008 <sub>H</sub> ) |        |        |          | Application Reset Value: 0000 0001 <sub>H</sub> |     |    |             |             |  |
|-----------------------------|----------|--------|---------------|----|----|----|------------------------|--------|--------|----------|-------------------------------------------------|-----|----|-------------|-------------|--|
| 31                          | 30       | 29     | 28            | 27 | 26 | 25 | 24                     | 23     | 22     | 21       | 20                                              | 19  | 18 | 17          | 16          |  |
|                             | ı        | 1      | !             | •  |    | ı  |                        | 0      | 1      | 1        | ı                                               | !   |    | '           |             |  |
|                             | <u> </u> | 1      | l .           | 1  | 1  | 1  | 1                      | r      | 1      | 1        | 1                                               | l . | 1  |             | 1           |  |
| 15                          | 14       | 13     | 12            | 11 | 10 | 9  | 8                      | 7      | 6      | 5        | 4                                               | 3   | 2  | 1           | 0           |  |
| ,                           | AEIM_C   | LUSTER | `<br><b>?</b> |    | 0  | 1  |                        | '<br>! | TO_VAI | <u>-</u> | 1                                               |     | 0  | TO_M<br>ODE | RF_PR<br>OT |  |
|                             |          | r      |               |    | r  | •  | •                      | •      | rw     | •        | •                                               |     | r  | rw          | rw          |  |



| Field            | Bits                   | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|------------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RF_PROT          | 0                      | rw   | RST and FORCINT protection  0 <sub>B</sub> SW RST (global), SW interrupt FORCINT, and SW RAM reset functionality is enabled  1 <sub>B</sub> SW RST (global), SW interrupt FORCINT, and SW RAM reset functionality is disabled                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| TO_MODE          | 1                      | rw   | AEI timeout mode  0 <sub>B</sub> Observe: If timeout_counter=0 the address and rw signal in addition with timeout flag will be stored to the GTM_AEI_ADDR_XPT register. Following timeout_counter=0 accesses will not overwrite the first entry in the aei_addr_timeout register. Clearing the timeout flag/aei_status error_code will reenable the storing of a next faulty access.  1 <sub>B</sub> Abort: In addition to observe mode, the pending access will be aborted by signaling an illegal module access on aei_status and sending ready. In case of a read, deliver as data 0 by serving of next AEI accesses. |  |  |  |  |  |  |
| TO_VAL           | 8:4                    | rw   | <b>AEI timeout value</b> These bits define the number of cycles after which a timeout event occurs. When TO_VAL equals zero (0) the AEI timeout functionality is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| AEIM_CLUSTE<br>R | 15:12                  | r    | AEIM cluster number These bits show the number of the AEI master port cluster which throws the interrupts AEIM_USP_ADDR, AEIM_IM_ADDR and AEIM_USP_BE depending on the AEI master port access status.Note: If one of the corresponding irq notify bits (6:4) is set, this bit field will be frozen until the interrupt notify bits (6:4) are cleared.                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 0                | 3:2,<br>11:9,<br>31:16 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |

## 28.4.9.4 Register GTM\_AEI\_ADDR\_XPT

### **GTM AEI Timeout Exception Address Register**

# AEI\_ADDR\_XPT GTM AEI Timeout Exception Address Register (00000C<sub>H</sub>)

## Application Reset Value: 0000 0000<sub>H</sub>





| Field   | Bits  | Туре | Description                                                                                                    |
|---------|-------|------|----------------------------------------------------------------------------------------------------------------|
| TO_ADDR | 19:0  | r    | AEI timeout address  This bit field defines the AEI address for which the AEI timeout event occurred.          |
| TO_W1R0 | 20    | r    | AEI timeout Read/Write flag This bit defines the AEI Read/Write flag for which the AEI timeout event occurred. |
| 0       | 31:21 | r    | Reserved Read as zero, shall be written as zero.                                                               |

## 28.4.9.5 Register GTM\_AEI\_STA\_XPT

### **GTM AEI Non Zero Status Register**

| AEI_ST<br>GTM A | _    |    | tatus R | Registe | r  |    | (00002 | 2C <sub>H</sub> ) |    | Ą  | plicatio | n Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-----------------|------|----|---------|---------|----|----|--------|-------------------|----|----|----------|-------|---------|---------|-------------------|
| 31              | 30   | 29 | 28      | 27      | 26 | 25 | 24     | 23                | 22 | 21 | 20       | 19    | 18      | 17      | 16                |
|                 |      |    |         |         | 0  |    |        |                   |    |    | W1R0     |       | AD      | DR      |                   |
|                 |      |    | 1       |         | r  | I  |        |                   |    |    | r        |       | 1       | ſ       |                   |
| 15              | 14   | 13 | 12      | 11      | 10 | 9  | 8      | 7                 | 6  | 5  | 4        | 3     | 2       | 1       | 0                 |
|                 | ADDR |    |         |         |    |    |        |                   |    |    |          |       |         |         |                   |
| 1               | 1    | +  | ļ       | +       | +  | +  | 1      | r                 | +  | 1  |          |       |         |         |                   |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                       |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 19:0  | r    | <b>AEI exception address</b> This bit field captures the address of the first AEI access resulting with a non-zero AEI status signal. The bit field can be cleared by clearing the interrupt flags AEI_USP_ADDR,AEI_USP_BE, and AEI_IM_ADDR in the register GTM_IRQ_NOTIFY.                                                                                       |
| W1R0  | 20    | r    | AEI exception Read/Write flag This bit defines the AEI Read/Write flag for which the AEI non-zero event occurred. This bit field captures the address of the first AEI access resulting with a non-zero AEI status signal. The bit field can be cleared by clearing the interrupt flags AEI_USP_ADDR, AEI_USP_BE, and AEI_IM_ADDR in the register GTM_IRQ_NOTIFY. |
| 0     | 31:21 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                  |



## 28.4.9.6 Register GTM\_IRQ\_NOTIFY

## **GTM Interrupt Notification Register**

| IR | 0 | N | Ο. | ΤI | F١ | Y |
|----|---|---|----|----|----|---|
|    |   |   |    |    |    |   |

| GTM | GTM Interrupt Notification Register |    |    |                               |    |    |       | (00001                        | LO <sub>H</sub> ) |        | Ар                   | Application Reset Value: 0000 0000 <sub>H</sub> |                |                     |                      |                |
|-----|-------------------------------------|----|----|-------------------------------|----|----|-------|-------------------------------|-------------------|--------|----------------------|-------------------------------------------------|----------------|---------------------|----------------------|----------------|
| 31  |                                     | 30 | 29 | 28                            | 27 | 26 | 25    | 24                            | 23                | 22     | 21                   | 20                                              | 19             | 18                  | 17                   | 16             |
|     | 0                                   |    | _  | CLK_E<br>N_EXP<br>_STAT<br>E0 |    | 0  | N_ERR | CLK_E<br>N_ERR<br>_STAT<br>E0 |                   | 1      |                      | •                                               | <b>)</b>       | 1                   | 1                    |                |
|     | r                                   |    | r  | r                             |    | r  | r     | r                             | •                 |        |                      |                                                 | ſ              |                     |                      |                |
| 15  |                                     | 14 | 13 | 12                            | 11 | 10 | 9     | 8                             | 7                 | 6      | 5                    | 4                                               | 3              | 2                   | 1                    | 0              |
|     | 1                                   |    | ı  | 0                             |    | 1  |       | CLK_P<br>ER_ER<br>R           | CLK_E<br>N_ERR    | IISD R | AEIM_<br>IM_AD<br>DR | IISD A                                          | AEI_U<br>SP_BE | AEI_I<br>M_AD<br>DR | AEI_U<br>SP_AD<br>DR | AEI_T<br>O_XPT |
|     | ,                                   |    |    | r                             |    |    |       | rw                            | rw                | rw     | rw                   | rw                                              | rw             | rw                  | rw                   | rw             |

| Field             | Bits | Type | Description                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| AEI_TO_XPT        | 0    | rw   | AEI timeout exception occurred  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw otherwise no clear.) A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_TO_XPT interrupt was raised by the AEI Timeout detection un |  |  |  |  |  |  |
| AEI_USP_ADD<br>R  | 1    | rw   | AEI unsupported address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_USP_ADDR interrupt was raised by the AEI interface                                               |  |  |  |  |  |  |
| AEI_IM_ADDR       | 2    | rw   | AEI illegal Module address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_IM_ADDR interrupt was raised by the AEI interface                                             |  |  |  |  |  |  |
| AEI_USP_BE        | 3    | rw   | AEI unsupported byte enable interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_USP_BE interrupt was raised by the AEI interface                                             |  |  |  |  |  |  |
| AEIM_USP_AD<br>DR | 4    | rw   | AEI master port unsupported address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEIM_USP_ADDR interrupt was raised by the AEI master port interface                      |  |  |  |  |  |  |



| Field                 | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEIM_IM_ADD<br>R      | 5    | rw   | AEI master port illegal Module address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  0 <sub>B</sub> No interrupt occurred 1 <sub>B</sub> AEIM_IM_ADDR interrupt was raised by the AEI master port interface                                                                                         |
| AEIM_USP_BE           | 6    | rw   | AEI master port unsupported byte enable interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEIM_USP_BE interrupt was raised by the AEI master port interface                                                                                        |
| CLK_EN_ERR            | 7    | rw   | Clock enable error interrupt  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> CLK_EN_ERR interrupt was raised by clock enable watchdog                                                                      |
| CLK_PER_ERR           | 8    | rw   | Clock period error interrupt  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> CLK_PER_ERR interrupt was raised by clock enable watchdog                                                                     |
| CLK_EN_ERR_<br>STATE0 | 24   | r    | This bit field defines the GTM external clk enable state for internal clock aei_sys_clkat occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk disabled  1 <sub>B</sub> Internal clock aei_sys_clk enabled                               |
| CLK_EN_ERR_<br>STATE1 | 25   | r    | This bit field defines the GTM external clk enable state for internal clock aei_sys_clk / 2 at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk / 2 disabled  1 <sub>B</sub> Internal clock aei_sys_clk / 2 enabled                  |
| CLK_EN_EXP_<br>STATE0 | 28   | r    | Expected clock enable state  This bit field defines the GTM expected clk enable state for internal clock aei_sys_clk at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk disabled  1 <sub>B</sub> Internal clock aei_sys_clk enabled |



| Field                 | Bits                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_EN_EXP_<br>STATE1 | 29                       | r    | Expected clock enable state  This bit field defines the GTM expected clk enable state for internal clock aei_sys_clk / 2 at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk / 20 disabled  1 <sub>B</sub> Internal clock aei_sys_clk / 20 enabled |
| 0                     | 23:9,<br>27:26,<br>31:30 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                    |

## 28.4.9.7 Register GTM\_IRQ\_EN

### **GTM Interrupt Enable Register**

| G | I IVI | mile | rupt | Enable | Register |
|---|-------|------|------|--------|----------|
|   |       |      |      |        |          |

| IRQ_EI |    | t Enab | le Reg | ister |    |    | (0000                 | 14 <sub>H</sub> )             |                       | Ар                     | plicatio               | on Res               | et Valu               | e: 0000       | 0000 <sub>H</sub>    |
|--------|----|--------|--------|-------|----|----|-----------------------|-------------------------------|-----------------------|------------------------|------------------------|----------------------|-----------------------|---------------|----------------------|
| 31     | 30 | 29     | 28     | 27    | 26 | 25 | 24                    | 23                            | 22                    | 21                     | 20                     | 19                   | 18                    | 17            | 16                   |
|        | ļ. | ļ      | ļ      | '     | ·  | ļ  |                       | 0                             | i.                    | !                      | i                      | ļ.                   | i                     | Į             |                      |
|        |    |        |        |       |    |    |                       | r                             |                       |                        |                        |                      |                       |               |                      |
| 15     | 14 | 13     | 12     | 11    | 10 | 9  | 8                     | 7                             | 6                     | 5                      | 4                      | 3                    | 2                     | 1             | 0                    |
|        | 1  | 1      | 0      | 1     | 1  | 1  | ER_ER<br>R_IRQ<br>_EN | CLK_E<br>N_ERR<br>_IRQ_<br>EN | USP_B<br>E_IRQ<br>_EN | IM_AD<br>DR_IR<br>Q_EN | USP_A<br>DDR_I<br>RQ_E | SP_BE<br>_IRQ_<br>EN | M_AD<br>DR_IR<br>Q_EN | DR_IR<br>Q_EN | O_XPT<br>_IRQ_<br>EN |
|        |    |        | r      |       |    |    | rw                    | rw                            | rw                    | rw                     | rw                     | rw                   | rw                    | rw            | rw                   |

| Field                    | Bits | Туре | Description                                                                                                                                                                   |
|--------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEI_TO_XPT_I<br>RQ_EN    | 0    | rw   | AEI_TO_XPT_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM    |
| AEI_USP_ADD<br>R_IRQ_EN  | 1    | rw   | AEI_USP_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM  |
| AEI_IM_ADDR<br>_IRQ_EN   | 2    | rw   | AEI_IM_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM   |
| AEI_USP_BE_I<br>RQ_EN    | 3    | rw   | AEI_USP_BE_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM 1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM     |
| AEIM_USP_AD<br>DR_IRQ_EN | 4    | rw   | AEI_MUSP_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |



| Field                   | Bits | Туре | Description                                                                                                                                                                                                                |
|-------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEIM_IM_ADD<br>R_IRQ_EN | 5    | rw   | AEIM_IM_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM                                               |
| AEIM_USP_BE<br>_IRQ_EN  | 6    | rw   | AEIM_USP_BE_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM                                                |
| CLK_EN_ERR_<br>IRQ_EN   | 7    | rw   | CLK_EN_ERR_IRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM  |
| CLK_PER_ERR<br>_IRQ_EN  | 8    | rw   | CLK_PER_ERR_IRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| 0                       | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                           |

## 28.4.9.8 Register GTM\_IRQ\_FORCINT

## **GTM Software Interrupt Generation Register**

# IRO FORCINT

| • |    | oftwar |    | rupt G | enerati | ion Reg | gister | (00001 | L8 <sub>H</sub> ) |                         | Ар    | plicatio | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|----|--------|----|--------|---------|---------|--------|--------|-------------------|-------------------------|-------|----------|--------|---------|---------|-------------------|
| 3 | 1  | 30     | 29 | 28     | 27      | 26      | 25     | 24     | 23                | 22                      | 21    | 20       | 19     | 18      | 17      | 16                |
|   | ,  |        | !  | ,      | ,       | ,       |        |        | 0                 | ı                       | I     | ı        |        |         | ı       |                   |
|   |    |        |    |        |         |         |        |        | r                 |                         |       |          |        |         |         |                   |
| 1 | .5 | 14     | 13 | 12     | 11      | 10      | 9      | 8      | 7                 | 6                       | 5     | 4        | 3      | 2       | 1       | 0                 |
|   | ľ  |        |    | 0      | 1       | 1       | 1      | LK_PE  | LK_EN             | TRG_A<br>EIM_U<br>SP_BE | EIM_I | EIM_U    | EI_US  | EI_IM_  |         | EI_TO             |
|   |    |        | •  | r      | ·       | ·       | ·      | rw     | rw                | rw                      | rw    | rw       | rw     | rw      | rw      | rw                |

| Field                | Bits | Туре | Description                                                                                                                                                                                                                                                   |
|----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_AEI_TO_<br>XPT   | 0    | rw   | Trigger AEI_TO_XPT_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_TO_XPT_IRQ interrupt for one clock cycle     |
| TRG_AEI_USP<br>_ADDR | 1    | rw   | Trigger AEI_USP_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_USP_ADDR_IRQ interrupt for one clock cycle |



| Field                 | Bits | Type | Description                                                                                                                                                                                                                                                                                                   |
|-----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_AEI_IM_<br>ADDR   | 2    | rw   | Trigger AEI_IM_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_IM_ADDR_IRQ interrupt for one clock cycle                                                   |
| TRG_AEI_USP<br>_BE    | 3    | rw   | Trigger AEI_USP_BE_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_USP_BE_IRQ interrupt for one clock cycle                                                     |
| TRG_AEIM_US<br>P_ADDR | 4    | rw   | Trigger AEIM_USP_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_USP_ADDR_IRQ interrupt for one clock cycle                                               |
| TRG_AEIM_IM<br>_ADDR  | 5    | rw   | Trigger AEIM_IM_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_IM_ADDR_IRQ interrupt for one clock cycle                                                 |
| TRG_AEIM_US<br>P_BE   | 6    | rw   | Trigger AEIM_USP_BE_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_USP_BE_IRQ interrupt for one clock cycle                                                   |
| TRG_CLK_EN_<br>ERR    | 7    | rw   | Trigger CLK_EN_ERR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt triggering  1 <sub>B</sub> Assert CLK_EN_ERR_IRQ interrupt for one clock cycle      |
| TRG_CLK_PE<br>R_ERR   | 8    | rw   | Trigger CLK_PER_ERR_IRQ interrupt by software  This bit is cleared automatically after write.  This bit is write protected by bit RF_PROT of CTRL  Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt triggering  1 <sub>B</sub> Assert CLK_PER_ERR_IRQ interrupt for one clock cycle |
| 0                     | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                              |



## 28.4.9.9 Register GTM\_IRQ\_MODE

#### **GTM Top Level Interrupts Mode Selection Register**

#### IRQ\_MODE



| Field    | Bits | Туре | Description                                                                             |
|----------|------|------|-----------------------------------------------------------------------------------------|
| IRQ_MODE | 1:0  | rw   | Interrupt strategy mode selection for the AEI timeout and address monitoring interrupts |
|          |      |      | The interrupt modes are described in <b>Section 28.4.5</b> . Note: This mode            |
|          |      |      | selection is only valid for the six interrupts described in section <b>Register</b>     |
|          |      |      | GTM_IRQ_NOTIFY                                                                          |
|          |      |      | 00 <sub>B</sub> Level mode                                                              |
|          |      |      | 01 <sub>B</sub> Pulse mode                                                              |
|          |      |      | 10 <sub>B</sub> Pulse-Notify mode                                                       |
|          |      |      | 11 <sub>B</sub> Single-Pulse mode                                                       |
| 0        | 31:2 | r    | Reserved                                                                                |
|          |      |      | Read as zero, shall be written as zero.                                                 |

### 28.4.9.10 Register GTM\_BRIDGE\_MODE

#### **GTM AEI Bridge Mode Register**

Note: All writable bits are write protected by bit BRIDGE\_MODE\_WRDIS

## ${\bf BRIDGE\_MODE}$

| GTM A | TM AEI Bridge Mode Register |    |                        |      |    |              | (000030 <sub>H</sub> ) |    |    |    | Application Reset Value: 0200 1001 <sub>H</sub> |    |                     |    |              |
|-------|-----------------------------|----|------------------------|------|----|--------------|------------------------|----|----|----|-------------------------------------------------|----|---------------------|----|--------------|
| 31    | 30                          | 29 | 28                     | 27   | 26 | 25           | 24                     | 23 | 22 | 21 | 20                                              | 19 | 18                  | 17 | 16           |
|       |                             |    | BUFF                   | _DPT |    |              |                        |    |    |    | 0                                               |    |                     |    | BRG_R<br>ST  |
|       |                             |    | ı                      | ſ    |    |              |                        |    |    | I. | r                                               |    |                     |    | rw           |
| 15    | 14                          | 13 | 12                     | 11   | 10 | 9            | 8                      | 7  | 6  | 5  | 4                                               | 3  | 2                   | 1  | 0            |
|       | 0                           |    | SYNC_<br>INPUT<br>_REG | (    | 0  | BUFF_<br>OVL | MODE<br>_UP_P<br>GR    |    |    | 0  |                                                 |    | BYPAS<br>S_SYN<br>C | _  | BRG_<br>MODE |
| 1     | r                           | 1  | r                      |      | r  | r            | r                      |    | 1  | r  | 1                                               | 1  | rw                  | rw | rw           |



| Field           | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRG_MODE        | 0    | rw   | Defines the operation mode for the AEI bridge Reset value depends on the hardware configuration chosen by silicon vendor. BRG_MODE shall not be written with 0.  0 <sub>B</sub> AEI bridge operates in sync_bridge mode  1 <sub>B</sub> AEI bridge operates in async_bridge mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MSK_WR_RSP      | 1    | rw   | Mask write response With active write buffer MSK_WR_RSP=1, execution of actions can be delayed due to previous inserted write actions in the transaction buffer which wait to be serviced. This can lead to the fact that an access on the bus to a different peripheral than the GTM might be executed earlier in time than the write access buffered in the GTM. Applications must be setup up with this in mind otherwise unexpected operation can happen.  OB Do not mask the write response. Depending on the selected address the latency for execution can vary due to GTM internal arbitration. After this time the status of the access will be signaled by the signal AEI_STATUS to the bus interface.  1B Mask write response. The write buffer of the bridge is activated, the actual access will be stored to the write buffer, and without latency on the bus interface; the acceptance of the access is signaled.  AEI_STATUS=0b00 will be signaled. In case of a full write buffer, the actual access will be postponed until the next write buffer entry becomes free.  Note: The status of the executed write accesses can be observed by using the notify bits AEI_USP_ADDR ,AEI_IM_ADDR, AEI_USP_BE in the register GTM_IRQ_NOTIFY. |
| BYPASS_SYNC     | 2    | rw   | Bypass synchronizer flipflops  Function only available with BRG_MODE=1  O <sub>B</sub> Synchronizer flip-flops in use, latency increase due to synchronization (aei_clk -> aei_sys_clk and back aei_sys_clk -> aei_clk). This setting must be used if aei_clk and aei_sys_clk operate fully asynchronous by independent clock sources.  1 <sub>B</sub> Synchronizer flip-flops are bypassed. No additional latency due to synchronization. This setting can be used if aei_clk and aei_sys_clk are generated by clock gating or clock division out of a common clock source. Clock edges on aei_clk and aei_sys_clk generated out of the same clock edge of the common clock source must have zero skew.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MODE_UP_PG<br>R | 8    | r    | Mode update in progress  0 <sub>B</sub> No update in progress  1 <sub>B</sub> Update in progress                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| BUFF_OVL        | 9    | r    | Buffer overflow register  A buffer overflow can occur while multiple aborts are issued by the external bus or a pipelined instruction is started while FBC = 0 (see GTM_BRIDGE_PTR1 register).  O <sub>B</sub> No buffer overflow occurred  1 <sub>B</sub> Buffer overflow occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Field              | Bits                              | Туре | Description                                                                                                                                                                                                                                                                                                                |
|--------------------|-----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC_INPUT_<br>REG | 12                                | r    | Additional pipelined stage in synchronous bridge mode Reset value depends on the hardware configuration chosen by silicon vendor.  O <sub>B</sub> No additional pipelined stage implemented  1 <sub>B</sub> Additional pipelined stage implemented. All accesses in synchronous mode will be increased by one clock cycle. |
| BRG_RST            | 16                                | rw   | Bridge software reset This bit is cleared automatically after write.  0 <sub>B</sub> No bridge reset request 1 <sub>B</sub> Bridge reset request                                                                                                                                                                           |
| BUFF_DPT           | 31:24                             | r    | Buffer depth of AEI bridge Signals the buffer depth of the GTM AEI bridge implementation. Reset value depends on the hardware configuration chosen by silicon vendor.                                                                                                                                                      |
| 0                  | 7:3,<br>11:10,<br>15:13,<br>23:17 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                           |

#### 28.4.9.11 Register GTM\_BRIDGE\_PTR1

#### **GTM AEI Bridge Pointer 1 Register**

Note: This register operates on the AEI\_CLK domain.

Note: This register holds diagnosis information about the AEI bus bridge. Each access to the GTM\_IP will update the defined pointer bit fields. Depending on the mode of GTM\_MODE\_BRIDGE (BRG\_MODE, MSK\_WR\_RESP), the AEI protocol and operating frequency which is use, the 4 pointer bit fields will change at different clock cycles relative to the start of the transaction. This leads to the fact that reading the register can show values not equal to the defined Initial Value, even directly after a write to GTM\_BRIDGE\_MODE with BRG\_RST=1 was done.

#### **BRIDGE PTR1 GTM AEI Bridge Pointer 1 Register** $(000034_{H})$ Application Reset Value: 0020 0000 H 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 RSP\_TRAN\_RDY **FBC** ABT\_TRAN\_PGR 15 14 10 9 5 0 13 12 11 7 6 4 2 1 ABT\_T NEW\_TRAN\_PTR RAN\_P FIRST\_RSP\_PTR TRAN\_IN\_PGR GR

| Field      | Bits | Туре | Description                                              |
|------------|------|------|----------------------------------------------------------|
| NEW_TRAN_P | 4:0  | r    | New transaction pointer                                  |
| TR         |      |      | Signals the actual value of the new transaction pointer. |



| Field             | Bits  | Туре | Description                                                                                                                                                                |
|-------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIRST_RSP_P<br>TR | 9:5   | r    | First response pointer Signals the actual value of first response pointer.                                                                                                 |
| TRAN_IN_PGR       | 14:10 | r    | Transaction in progress pointer (acquire) Transaction in progress pointer.                                                                                                 |
| ABT_TRAN_P<br>GR  | 19:15 | r    | Aborted transaction in progress pointer Aborted transaction in progress pointer.                                                                                           |
| FBC               | 25:20 | r    | Free buffer count Number of free buffer entries. Initial value depends on the hardware configuration chosen by silicon vendor. (see BUFF_DPT in GTM_BRIDGE_MODE register). |
| RSP_TRAN_R<br>DY  | 31:26 | r    | Response transactions ready. Amount of ready response transactions.                                                                                                        |

## 28.4.9.12 Register GTM\_BRIDGE\_PTR2

## **GTM AEI Bridge Pointer 2 Register**

Note: This register operates on the GTM\_CLK domain.

#### BRIDGE\_PTR2

| GTM A | El Brid | ge Poir | iter 2 R | egiste | r  | (000038 <sub>H</sub> ) |    |    |     | Application Reset Value: 0000 0000 <sub>H</sub> |    |     |        |     |    |  |
|-------|---------|---------|----------|--------|----|------------------------|----|----|-----|-------------------------------------------------|----|-----|--------|-----|----|--|
| 31    | 30      | 29      | 28       | 27     | 26 | 25                     | 24 | 23 | 22  | 21                                              | 20 | 19  | 18     | 17  | 16 |  |
|       | 1       | ı       | ı        | ı      | I  | ı                      | •  | D  | ı   | ı                                               | ı  | I   | ı      | ı   | !  |  |
|       | 1       | I       | I        | I      | I  | I                      | 1  | r  | 1   | I                                               | I  | I   | I      | I   |    |  |
| 15    | 14      | 13      | 12       | 11     | 10 | 9                      | 8  | 7  | 6   | 5                                               | 4  | 3   | 2      | 1   | 0  |  |
|       |         |         |          |        | 0  |                        |    |    |     |                                                 |    | TRA | N_IN_P | GR2 |    |  |
|       |         |         |          |        | r  |                        |    |    | II. |                                                 |    |     | r      |     |    |  |

| Field       | Bits | Туре | Description                                      |
|-------------|------|------|--------------------------------------------------|
| TRAN_IN_PGR | 4:0  | r    | Transaction in progress pointer (aquire2)        |
| 2           |      |      | Transaction in progress pointer 2.               |
| 0           | 31:5 | r    | Reserved Read as zero, shall be written as zero. |
|             |      |      | Read as zero, shall be written as zero.          |



## 28.4.9.13 Register GTM\_MCS\_AEM\_DIS

## **GTM MCS Master Port Disable Register**

## **o**

| MCS_A<br>GTM M | _        |      | rt Disa | ble Re | gister |      | (00003 | BC <sub>H</sub> ) |       | Ap   | plicatio | on Res | et Valu | e: 000 | 0 0000 <sub>H</sub> |
|----------------|----------|------|---------|--------|--------|------|--------|-------------------|-------|------|----------|--------|---------|--------|---------------------|
| 31             | 30       | 29   | 28      | 27     | 26     | 25   | 24     | 23 22             |       | 21   | 20       | 19 18  |         | 17     | 16                  |
|                |          |      |         | 0      | •      |      |        | DIS_0             | CLS11 | DIS_ | CLS10    | DIS_   | CLS9    | DIS_   | CLS8                |
|                | <u> </u> | r    |         |        |        | rw   |        |                   | rw    |      | rw       |        | rw      |        |                     |
| 15             | 14       | 13   | 12      | 11     | 10     | 9    | 8      | 7                 | 6     | 5    | 4        | 3      | 2       | 1      | 0                   |
| DIS_           | CLS7     | DIS_ | CLS6    | DIS_   | CLS5   | DIS_ | CLS4   | DIS_              | CLS3  | DIS_ | CLS2     | DIS_   | CLS1    | DIS_   | CLS0                |
| r              | W        | r    | W       | r      | W      | r    | W      | r                 | W     | r    | W        | r      | W       | r      | W                   |

| Field     | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIS_CLS0  | 1:0   | rw   | Disable MCS AEIM access in cluster 0  Multicore encoding in use (DIS_CLSx(1) defines the state of the signal)  Any read access to a DIS_CLSx bit field will always result in a value 00 or 11 indicating current state. A modification of the state is only performed with the values 01 and 10. Writing the values 00 and 11 is always ignored.  00 <sub>B</sub> State is 0; MCS AEM access in cluster x enabled (ignore write access)  01 <sub>B</sub> Change state to 0  10 <sub>B</sub> State is 1; MCS AEM access in cluster x disabled (ignore write access) |
| DIS_CLS1  | 3:2   | rw   | Disable MCS AEIM access in cluster 1, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS2  | 5:4   | rw   | Disable MCS AEIM access in cluster 2, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS3  | 7:6   | rw   | Disable MCS AEIM access in cluster 3, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS4  | 9:8   | rw   | Disable MCS AEIM access in cluster 4, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS5  | 11:10 | rw   | Disable MCS AEIM access in cluster 5, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS6  | 13:12 | rw   | Disable MCS AEIM access in cluster 6, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS7  | 15:14 | rw   | Disable MCS AEIM access in cluster 7, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS8  | 17:16 | rw   | Disable MCS AEIM access in cluster 8, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS9  | 19:18 | rw   | Disable MCS AEIM access in cluster 9, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS10 | 21:20 | rw   | Disable MCS AEIM access in cluster 10, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DIS_CLS11 | 23:22 | rw   | Disable MCS AEIM access in cluster 11, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0         | 31:24 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## 28.4.9.14 Register GTM\_EIRQ\_EN

## **GTM Error Interrupt Enable Register**

| FI | DΩ | ΕN |  |
|----|----|----|--|

| GTM Er |          | terrupt | Enabl | e Regis | ster |    | (0000 | 20 <sub>H</sub> ) |       | Ар             | plication                        | on Res         | et Valu | e: 0000        | 0180 <sub>H</sub> |
|--------|----------|---------|-------|---------|------|----|-------|-------------------|-------|----------------|----------------------------------|----------------|---------|----------------|-------------------|
| 31     | 30       | 29      | 28    | 27      | 26   | 25 | 24    | 23                | 22    | 21             | 20                               | 19             | 18      | 17             | 16                |
|        |          |         |       |         |      |    |       | 0                 |       |                |                                  |                |         |                |                   |
|        | <u>I</u> | II.     |       |         |      |    |       | r                 | II.   | I              |                                  | I              |         | I              |                   |
| 15     | 14       | 13      | 12    | 11      | 10   | 9  | 8     | 7                 | 6     | 5              | 4                                | 3              | 2       | 1              | 0                 |
|        | ı        | 1       | 0     | 1       | 1    | 1  | ER_ER | N_ERR<br>_EIRQ    | USP_B | IM_AD<br>DR_EI | AEIM_<br>USP_A<br>DDR_E<br>IRQ_E | SP_BE<br>_EIRQ | M_AD    | SP_AD<br>DR_EI | O_XPT             |
|        |          | •       | r     |         |      |    | rw    | rw                | rw    | rw             | rw                               | rw             | rw      | rw             | rw                |

| Field       | Bits | Туре | Description                                                                  |
|-------------|------|------|------------------------------------------------------------------------------|
| AEI_TO_XPT_ | 0    | rw   | AEI_TO_XPT_EIRQ error interrupt enable                                       |
| EIRQ_EN     |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEI_USP_ADD | 1    | rw   | AEI_USP_ADDR_EIRQ error interrupt enable                                     |
| R_EIRQ_EN   |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEI_IM_ADDR | 2    | rw   | AEI_IM_ADDR_EIRQ error interrupt enable                                      |
| _EIRQ_EN    |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEI_USP_BE_ | 3    | rw   | AEI_USP_BE_EIRQ error interrupt enable                                       |
| EIRQ_EN     |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEIM_USP_AD | 4    | rw   | AEIM_USP_ADDR_EIRQ error interrupt enable                                    |
| DR_EIRQ_EN  |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEIM_IM_ADD | 5    | rw   | AEIM_IM_ADDR_EIRQ error interrupt enable                                     |
| R_EIRQ_EN   |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| AEIM_USP_BE | 6    | rw   | AEIM_USP_BE_EIRQ error interrupt enable                                      |
| _EIRQ_EN    |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |
| CLK_EN_ERR_ | 7    | rw   | CLK_EN_ERR_EIRQ interrupt enable                                             |
| EIRQ_EN     |      |      | Read as zero in case of INT_CLK_EN_GEN = 0b1.                                |
|             |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |



| Field                   | Bits | Туре | Description                                                                                                                                                                                                                                                                      |
|-------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_PER_ERR<br>_EIRQ_EN | 8    | rw   | CLK_PER_ERR_EIRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  Read as zero, shall be written as zero.  0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM |
| 0                       | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                 |

## 28.4.9.15 Register GTM\_CLS\_CLK\_CFG

#### **GTM Cluster Clock Configuration**

Note: For clusters greater than 4 (only MAX 100 MHz capable), the allowed setting for the CLS\_CLK\_DIV are  $00_B$ 

and 10<sub>B</sub> (clock divider 2). For clusters < 5, 200 MHz is available. In case a device has a single 100 MHz

cluster, the ARU will run with 100 MHz.

Note: Writing a value to a bit field CLS[c]\_CLK\_DIV that is not available in the device, an AEI status  $10_B$  is

returned.

Note: The availability of configuration bits is indicated by value of bit CFG\_CLOCK\_RATE in register

 $CCM[c]_{HW\_CFG}$ . If CFG\_CLOCK\_RATE=0, only the values  $00_B$  and  $01_B$  are valid for bit fields

 $CLS[c]_{CLK_{DIV}}$ .

#### CLS\_CLK\_CFG

| GTM C | luster | Clock C | Configu | ration |        |       | (00001 | 30 <sub>H</sub> ) |        | App    | olicatio    | n Rese | et Value | e: 00AA | AAAA   |
|-------|--------|---------|---------|--------|--------|-------|--------|-------------------|--------|--------|-------------|--------|----------|---------|--------|
| 31    | 30     | 29      | 28      | 27     | 26     | 25    | 24     | 23                | 22     | 21     | 20          | 19     | 18       | 17      | 16     |
|       | !      |         |         | ՝<br>) | "      |       |        | CLS11             | _CLK_D | CLS10_ | _<br>_CLK_D | CLS9_  | CLK_DI   | CLS8_   | CLK_DI |
|       |        |         |         |        |        |       |        | ı                 | IV     | ľ      | V           | ,      | V        | ,       | V      |
| L     |        |         | 1       | r      |        |       |        | r                 | w      | r      | W           | r      | W        | r       | W      |
| 15    | 14     | 13      | 12      | 11     | 10     | 9     | 8      | 7                 | 6      | 5      | 4           | 3      | 2        | 1       | 0      |
| CLS7_ | CLK_D  | CLS6_   | CLK_DI  | CLS5_  | CLK_DI | CLS4_ | CLK_DI | CLS3_             | CLK_DI | CLS2_0 | CLK_DI      | CLS1_  | CLK_DI   | CLS0_   | CLK_DI |
| ,     | V      | ,       | V       | ,      | V      |       | V      | ,                 | V      | '      | <i>'</i>    | ,      | V        | ,       | V      |
| r     | W      | r       | W       | r      | W      |       | rw     | r                 | w      | r      | W           | r      | w        | r       | W      |

| Field                     | Bits      | Туре | Description                                                                                                                                                                                                                                                                                                |
|---------------------------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLSc_CLK_DI<br>V (c=0-11) | 2*c+1:2*c | rw   | Cluster c Clock Divider This bit is only writable if bit field RF_PROT of register GTM_CTRL is cleared.  00 <sub>B</sub> Cluster c is disabled  01 <sub>B</sub> Cluster c is enabled without clock divider  10 <sub>B</sub> Cluster c is enabled with clock divider  11 <sub>B</sub> Reserved, do not use. |
| 0                         | 31:24     | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                                                                                                                                    |



## 28.4.9.16 Register GTM\_CFG

## **GTM Configuration Register**

| C | F | G |
|---|---|---|
| • | • | J |

| GTM C | onfigu | ration | Registe | er |    |    | (0000 | 28 <sub>H</sub> ) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |                    |  |
|-------|--------|--------|---------|----|----|----|-------|-------------------|----|-------------------------------------------------|----|----|----|----|--------------------|--|
| 31    | 30     | 29     | 28      | 27 | 26 | 25 | 24    | 23                | 22 | 21                                              | 20 | 19 | 18 | 17 | 16                 |  |
|       | · I    | 1      | 1       | 1  |    | 1  | 1     | 0                 |    | ı                                               | 1  | 1  |    | 1  | "                  |  |
|       | I      | 1      | 1       | I  | 1  | I  | 1     | r                 | 1  | 1                                               | I  | I  | 1  |    |                    |  |
| 15    | 14     | 13     | 12      | 11 | 10 | 9  | 8     | 7                 | 6  | 5                                               | 4  | 3  | 2  | 1  | 0                  |  |
|       | ı      | ı      | ı       | ı  | ı  | I  | 0     | I                 | ı  | '                                               | I  | I  | ı  | I  | SRC_I<br>N_MU<br>X |  |
|       | 1      | l      | I       | 1  |    | 1  | r     | 1                 |    | 1                                               | 1  | 1  |    | 1  | rw                 |  |

| Field      | Bits | Туре | Description                                                   |
|------------|------|------|---------------------------------------------------------------|
| SRC_IN_MUX | 0    | rw   | GTM_TIM[i]_AUX_IN input source selection                      |
|            |      |      | See Figure 9 for details.                                     |
|            |      |      | 0 <sub>B</sub> Use for TIM[i] output of TOM[n]                |
|            |      |      | 1 <sub>B</sub> Use for TIM[i] output of TOM[i] (same cluster) |
| 0          | 31:1 | r    | Reserved                                                      |
|            |      |      | Read as zero, shall be written as zero.                       |